## FEATURES

## $4 \times 4$, fully differential, nonblocking array <br> Configurable for dual $\mathbf{2 \times 2}$ operation <br> DC to 6.25 Gbps per channel, NRZ data rate <br> Programmable input equalization compensates for over 40" of FR-4 at 6.25 Gbps

Multicast and broadcast modes of operation
Programmable output swing
100 mV p-p to 1.6 V p-p differential
Power supply: 3.3 V ( $\mathbf{\pm 1 0 \% )}$
Low power
No EQ: 400 mW typical
Maximum EQ: $\mathbf{7 0 0} \mathbf{m W}$ typical
Inputs: ac-coupled or dc-coupled
Wide set of dc-coupled input standards
3.3 V/2.5 V/1.8 V CML or 3.3 V LVPECL

Control: LVTTL- or LVCMOS-compatible
Low additive jitter: 25 ps p-p typical
Low random jitter: $\mathbf{0 . 8} \mathbf{~ p s ~ r m s ~}$
Integrated $50 \Omega$ termination impedance at inputs/outputs
Individual output disable for power savings
49-ball, $8 \mathrm{~mm} \times 8 \mathrm{~mm}$ BGA, 1 mm pitch

## APPLICATIONS

## Backplane equalization <br> SONET/SDH <br> Gigabit Ethernet <br> XAUI

Fibre Channel

## GENERAL DESCRIPTION

The AD8156, a member of the Xstream line of products, is a high speed, fully differential, digital crosspoint switch. The part can function as a $4 \times 4$ crosspoint switch with double-latched memory, allowing simultaneous updates, or as a dual $2 \times 2$ with direct output control. The AD8156 has low power dissipation, typically 700 mW on 3.3 V with all outputs and input equalizers active. It operates at any data rate from dc to 6.25 Gbps per port.

Each input channel on the AD8156 has a programmable input equalizer to compensate for signal loss over a backplane.


The AD8156 high speed inputs are compatible with both accoupled and dc-coupled $3.3 \mathrm{~V}, 2.5 \mathrm{~V}$, or 1.8 V CML, as well as 3.3 V LVPECL data levels. The control interface is LVTTL- and LVCMOS-compatible at 3.3 V . All input and output termination resistors are integrated for ease of layout and to minimize impedance mismatch. Input equalization and unused outputs can be individually disabled to minimize power dissipation.

The AD8156 is packaged in a 49-ball, $8 \mathrm{~mm} \times 8 \mathrm{~mm}$, BGA package with a 1 mm ball pitch. It operates over the industrial temperature range of $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

Rev. 0

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A

## AD8156

## TABLE OF CONTENTS

Features ..... 1
Applications. .....
Functional Block Diagram .....  1
General Description .....  1
Revision History .....  2
Specifications ..... 3
Electrical Specifications ..... 3
Timing Specifications .....  4
Timing Diagrams. ..... 5
Absolute Maximum Ratings ..... 7
Thermal Resistance ..... 7
ESD Caution ..... 7
Pin Configurations and Function Descriptions ..... 8
Typical Performance Characteristics ..... 9
Test Circuit ..... 12
Theory of Operation ..... 13
$4 \times 4$ Mode ..... 13
Dual $2 \times 2$ Mode ..... 13
Input Equalization ..... 14
Control Interface Description. ..... 15
Control Pins ..... 15
Address Pins, A[3:0] Inputs ..... 16
Data Pins, D[3:0] Inputs/Outputs ..... 16
Control Interface Levels ..... 16
Programming Examples ..... 17
Dual $2 \times 2$ Mode (MODE Pin = 1)
Programming Examples ..... 17
$4 \times 4$ Mode (MODE Pin $=0$ ) Programming Examples ..... 17
Outline Dimensions ..... 19
Ordering Guide ..... 19

## REVISION HISTORY

5/07-Revision 0: Initial Version

## SPECIFICATIONS

## ELECTRICAL SPECIFICATIONS

$\mathrm{V}_{\mathrm{TTI}}=\mathrm{V}_{\mathrm{TTO}}=\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega$, differential output swing $=800 \mathrm{mV}$, ac-coupled, data rate $=6.25 \mathrm{Gbps}$, PRBS $2^{23}-1$, $\mathrm{V}_{\text {IN }}=1 \mathrm{~V}$ p-p differential, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

Table 1.

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> Maximum Data Rate <br> Deterministic Jitter <br> Random Jitter <br> Propagation Delay <br> Propagation Delay Match Output Fall Time Output Rise Time | tpD <br> $\mathrm{t}_{\mathrm{F}}$ <br> $\mathrm{t}_{\mathrm{R}}$ | NRZ data <br> Data date < 6.25 Gbps <br> Input to output <br> Differential, 20\% to 80\% <br> Differential, 20\% to 80\% | $6.25$ | $\begin{aligned} & 25 \\ & 0.8 \\ & 1000 \\ & 50 \\ & 75 \\ & 75 \\ & \hline \end{aligned}$ |  | Gbps <br> ps p-p <br> ps rms <br> ps <br> ps <br> ps <br> ps |
| INPUT CHARACTERISTICS Input Voltage Swing Input Voltage Range Input Voltage Range Input Termination | $\mathrm{V}_{\mathrm{IN}}$ <br> Vcm RIN | Differential <br> Single-ended <br> Common-mode <br> Single-ended | $\begin{aligned} & 200 \\ & \mathrm{~V}_{\mathrm{EE}}+1.5 \\ & \mathrm{~V}_{\mathrm{EE}}+1.6 \end{aligned}$ | 50 | $\begin{aligned} & 2000 \\ & V_{c c} \\ & V_{c c} \end{aligned}$ | $\begin{aligned} & m V p-p \\ & V \\ & V \\ & \Omega \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing Output Voltage Range Output Termination | Vout <br> Rout | Differential, programmable <br> Common-mode <br> Single-ended | $\begin{aligned} & 50 \\ & V_{E E}+1.6 \end{aligned}$ | $\begin{aligned} & 800 \\ & 50 \end{aligned}$ | $\begin{aligned} & 1850 \\ & V_{c c} \end{aligned}$ | $m V p-p$ <br> V <br> $\Omega$ |
| POWER SUPPLY Vcc Operating Range Supply Current Power Dissipation ${ }^{2}$ |  | $\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}$ <br> All disabled <br> All outputs on, no equalization <br> All outputs and equalizers on <br> 800 mV differential swing <br> 800 mV differential swing <br> All disabled <br> All outputs on, no equalization <br> All outputs and equalizers on | 3.0 | 3.3 19 67 141 32 32 60 400 700 | 3.6 | V <br> mA <br> mA <br> mA <br> mA <br> mA <br> mW <br> mW <br> mW |
| THERMAL CHARACTERISTICS Operating Temperature Range |  |  | -40 |  | 85 | ${ }^{\circ} \mathrm{C}$ |
| LOGIC INPUT CHARACTERISTICS Input $\mathrm{V}_{\text {is }} \mathrm{High}$ Input $\mathrm{V}_{\text {IN }}$ Low |  | $\mathrm{V}_{\mathrm{cc}}=3.3 \mathrm{~V} \mathrm{dc}$ | $\begin{aligned} & 2.0 \\ & 0 \end{aligned}$ | $V_{c c}$ | 0.8 | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |

${ }^{1} I_{\text {cc }}$ supply current excludes input and output termination currents. Currents at $\mathrm{V}_{\pi \mathrm{I}}$ and $\mathrm{V}_{\text {To }}$ count in power dissipation, but are not included in $\mathrm{I}_{\mathrm{Cc}}$. Note that in a CML output structure with separate termination supplies, all of the output and input current is drawn from $\mathrm{V}_{\pi /}$ and the termination resistors, not from $\mathrm{Vcc}$. .
${ }^{2}$ Power dissipation includes power due to 800 mV p-p differential input and output voltages; this is the true representation of power dissipated on and used by the chip at an 800 mV p-p differential signal level.

## AD8156

## TIMING SPECIFICATIONS

$\mathrm{V}_{\mathrm{TTI}}=\mathrm{V}_{\mathrm{TTO}}=\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega$, differential output swing $=800 \mathrm{mV}$, ac-coupled, data rate $=6.25 \mathrm{Gbps}$, $\mathrm{PRBS} 2^{23}-1$, $\mathrm{V}_{\mathrm{IN}}=1 \mathrm{~V}$ p-p differential, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

Table 2.

| Parameter | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| FIRST RANK WRITE CYCLE $\overline{\mathrm{CS}}$ to $\overline{\mathrm{WE}}$ Setup Time Address Setup Time Data Setup Time $\overline{\mathrm{WE}}$ to $\overline{\mathrm{CS}}$ Hold Time Address Hold Time Data Hold Time $\overline{\text { WE Pulse Width }}$ | tcsw <br> $\mathrm{t}_{\text {ASW }}$ <br> tosw <br> $\mathrm{t}_{\mathrm{chw}}$ <br> $\mathrm{t}_{\text {ahw }}$ <br> tohw <br> $t_{w p}$ | $\begin{aligned} & 0 \\ & 0 \\ & 1 \\ & 0 \\ & 0 \\ & 0 \\ & 10 \end{aligned}$ |  |  | ns <br> ns <br> ns <br> ns <br> ns <br> ns ns |
| SECOND RANK UPDATE CYCLE $\overline{\mathrm{CS}}$ to $\overline{\mathrm{UPD}}$ Setup Time $\overline{\text { UPD }}$ to $\overline{C S}$ Hold Time Output Enable Output Switch Output Disable $\overline{\text { UPD Pulse Width }}$ | tcsu <br> tchu <br> tuoe <br> tuot <br> tuod <br> tuw | 0 0 <br> 10 | $\begin{aligned} & 20 \\ & 10 \\ & 20 \end{aligned}$ |  |  |
| TRANSPARENT WRITE AND UPDATE CYCLE <br> Output Enable <br> Output Toggle <br> Output Disable | twoe <br> twot <br> twod |  | $\begin{aligned} & 35 \\ & 25 \\ & 25 \end{aligned}$ | $\begin{aligned} & 50 \\ & 45 \\ & 45 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| SECOND RANK READBACK CYCLE <br> $\overline{\mathrm{CS}}$ to $\overline{\mathrm{RE}}$ Setup Time <br> $\overline{\mathrm{RE}}$ to $\overline{\mathrm{CS}}$ Hold Time <br> ADDR from $\overline{R E}$ <br> DATA from $\overline{\mathrm{RE}}$ <br> Access Time <br> $\overline{\mathrm{RE}}$ to Read Disable | tcsR <br> tchr <br> trha <br> $\mathrm{t}_{\text {RDE }}$ <br> $\mathrm{t}_{\mathrm{AA}}$ <br> trdD | $\begin{aligned} & 0 \\ & 0 \\ & 5 \end{aligned}$ | $\begin{aligned} & 15 \\ & 15 \\ & 50 \end{aligned}$ | 30 | $\begin{array}{\|l\|} \hline \text { ns } \\ \text { ns } \\ \text { ns } \\ \text { ns } \\ \text { ns } \\ \text { ns } \end{array}$ |
| ASYNCHRONOUS RESET Output Disable $\overline{\text { RST }}$ Pulse Width | $\begin{aligned} & \text { tTod } \\ & \text { t'w } \end{aligned}$ | 10 | 10 | 25 | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |

TIMING DIAGRAMS


Figure 2. First Rank Write Cycle


Figure 3. Second Rank Update Cycle


Figure 4. Transparent Write and Update Cycle


Figure 5. Second Rank Readback Cycle


Figure 6. Asynchronous Reset

## AD8156

## ABSOLUTE MAXIMUM RATINGS

Table 3.

| Parameter | Rating |
| :--- | :--- |
| $\mathrm{V}_{\mathrm{CC}}$ to $\mathrm{V}_{\mathrm{EE}}$ | 3.6 V |
| $\mathrm{~V}_{\mathrm{TTI}}$ | $\mathrm{V}_{\mathrm{CC}}+0.6 \mathrm{~V}$ |
| $\mathrm{~V}_{\mathrm{TTO}}$ | $\mathrm{V}_{\mathrm{CC}}+0.6 \mathrm{~V}$ |
| Internal Power Dissipation ${ }^{1}$ | 1.92 W |
| Input Voltage | $\mathrm{V}_{\mathrm{CC}}+0.6 \mathrm{~V}$ |
| Logic Input Voltage | $\mathrm{V}_{\mathrm{EE}}-0.3 \mathrm{~V}<\mathrm{V}_{\mathrm{IN}}<\mathrm{V}_{\mathrm{CC}}+0.6 \mathrm{~V}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Lead Temperature Range | $300^{\circ} \mathrm{C}$ |

${ }^{1}$ Specification for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

Table 4. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathbf{J A}}$ | $\boldsymbol{\theta}_{\mathbf{\prime} \mathbf{c}}$ | Unit |
| :--- | :--- | :--- | :--- |
| 49-Ball CSP_BGA | 65 | 28 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ESD CAUTION

## AD8156

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 7. Pin Configuration (Bottom View)
Table 5. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| A1 | $\mathrm{V}_{\mathrm{EE}}$ | Negative Supply. |
| A2 | IN1N | High Speed Input Complement. |
| A3 | IN1P | High Speed Input. |
| A4 | $V_{\text {TTI }}$ | Input Termination Supply. |
| A5 | INON | High Speed Input Complement. |
| A6 | INOP | High Speed Input. |
| A7 | Vcc | Positive Supply. |
| B1 | IN2P | High Speed Input. |
| B2 | $\mathrm{V}_{\text {EE }}$ | Negative Supply. |
| B3 | D3 | Input Address Pin (MSB). |
| B4 | $\mathrm{V}_{\text {EE }}$ | Negative Supply. |
| B5 | MODE | Mode Select Pin. |
| B6 | V cc | Positive Supply. |
| B7 | OUTOP | High Speed Output. |
| C1 | IN2N | High Speed Input Complement. |
| C2 | D0 | Input Address Pin (LSB). |
| C3 | D2 | Input Address Pin. |
| C4 | $\overline{\text { RST }}$ | Reset/Disable Outputs. |
| C5 | $\overline{\mathrm{WE}}$ | First Bank Write Enable. |
| C6 | $\overline{C S}$ | Chip Select Enable. |
| C7 | OUTON | High Speed Output Complement. |
| D1 | $\mathrm{V}_{\text {TTI }}$ | Input Termination Supply. |
| D2 | $\mathrm{V}_{\mathrm{EE}}$ | Negative Supply. |
| D3 | D1 | Input Address Pin. |
| D4 | $\mathrm{V}_{\text {EE }}$ | Negative Supply. |


| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| D5 | $\overline{\text { UPD }}$ | Second Bank Write Enable. |
| D6 | Vcc | Positive Supply. |
| D7 | $V_{\text {tio }}$ | Output Termination Supply. |
| E1 | IN3P | High Speed Input. |
| E2 | A0 | Address Pin (LSB). |
| E3 | A1 | Address Pin. |
| E4 | A3 | Address Pin (MSB). |
| E5 | $\overline{\mathrm{RE}}$ | Second Bank Read Enable. |
| E6 | Vcc | Positive Supply. |
| E7 | OUT1P | High Speed Output. |
| F1 | IN3N | High Speed Input Complement. |
| F2 | $\mathrm{V}_{\text {cc }}$ | Positive Supply. |
| F3 | A2 | Address Pin. |
| F4 | $\mathrm{V}_{\mathrm{EE}}$ | Negative Supply. |
| F5 | $V_{\text {EE }}$ | Negative Supply. |
| F6 | $V_{\text {EE }}$ | Negative Supply. |
| F7 | OUT1N | High Speed Output Complement. |
| G1 | Vcc | Positive Supply. |
| G2 | OUT3N | High Speed Output Complement. |
| G3 | OUT3P | High Speed Output. |
| G4 | $\mathrm{V}_{\text {TTO }}$ | Output Termination Supply. |
| G5 | OUT2N | High Speed Output Complement. |
| G6 | OUT2P | High Speed Output. |
| G7 | $\mathrm{V}_{\text {EE }}$ | Negative Supply. |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}_{\mathrm{TTI}}=\mathrm{V}_{\mathrm{TTO}}=\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega$, differential output swing $=800 \mathrm{mV}$, ac-coupled, data rate $=6.25 \mathrm{Gbps}$, PRBS $2^{23}-1$, $\mathrm{V}_{\mathrm{IN}}=1 \mathrm{~V}$ p-p differential, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 8. Input Eye Diagram at $3.2 \mathrm{Gbps}, 10^{\prime \prime}$ FR4


Figure 9. Input Eye Diagram at 3.2 Gbps, 40" FR4


Figure 10. Input Eye Diagram at $6.25 \mathrm{Gbps}, 10^{\prime \prime}$ FR4


50ps/DIV
Figure 11. Output Eye Diagram at 3.2 Gbps, $10^{\prime \prime}$ FR4, Optimal EQ


50ps/DIV
Figure 12. Output Eye Diagram at 3.2 Gbps, 40" FR4, Optimal EQ


25ps/DIV
Figure 13. Output Eye Diagram at 6.25 Gbps, 10" FR4, Optimal EQ

## AD8156



25ps/DIV
Figure 14. Input Eye Diagram at 6.25 Gbps, 40" FR4


Figure 15. Deterministic Jitter vs. Input Signal Level (No EQ)


Figure 16. Deterministic Jitter vs. Data Rate (No EQ)


25ps/DIV
Figure 17. Output Eye Diagram at 6.25Gbps, 40" FR4, Optimal EQ


Figure 18. Deterministic Jitter vs. Temperature (Optimal EQ, 20"FR4)


Figure 19. Input EQ Gain vs. Frequency


Figure 20. Deterministic Jitter vs. Vcc


Figure 21. Deterministic Jitter vs. Output Termination Voltage


Figure 22. Eye Height vs. Data Rate

## AD8156

## TEST CIRCUIT



Figure 23. AD8156 Test Circuit

## THEORY OF OPERATION

The AD8156 is a $4 \times 4$ crosspoint switch with programmable input equalization and programmable output current levels. It can be used as a nonblocking and fully programmable $4 \times 4$ crosspoint switch, or as a dual $2 \times 2$ protection switch with fast channel switching. Each lane can run at any rate from dc to 6.25 Gbps independent of the other lanes.

In $4 \times 4$ mode, the user writes the control data to double-latched memory cells through a simple CPU interface. Connectivity, individual output disables, output current level, and input equalization are all individually programmable. Broadcast addresses can be used to simultaneously program the functionality of all channels. A global reset disables the part and resets all equalizers and output current levels to their default states. A chip select pin can be used in applications where a single bus is controlling multiple switches.
When in dual $2 \times 2$ mode, the part functions as two individual $2 \times 2$ switches whose connectivity is asynchronously controlled by the D3 to D0 pins, and output enable is controlled by the A3 to A0 pins. The dual $2 \times 2$ mode allows for sub- 10 ns output channel switching or output enable. Output swing control and input equalization cannot be controlled in dual $2 \times 2$ mode because all the data and address pins are used as asynchronous control pins. However, settings are retained when switching modes, so the user can set the desired swing and input equalization settings in $4 \times 4$ mode on startup and then switch to dual $2 \times 2$ mode.
The user can switch at will between $4 \times 4$ mode and dual $2 \times 2$ mode by toggling the MODE pin. When switching from $4 \times 4$ mode to dual $2 \times 2$ mode, EQ and output current settings are retained, but the output connectivity control is instantly switched to the asynchronous interface of $\mathrm{A}[3: 0]$ and $\mathrm{D}[3: 0]$. To have uninterrupted data flow when switching from $4 \times 4$ mode to dual $2 \times 2$ mode, the address and data pins should be set into the desired states for dual $2 \times 2$ mode before changing the MODE pin. When switching from dual $2 \times 2$ mode to $4 \times 4$ mode, EQ and the output current settings are also retained, but the connectivity specified by the values of $\mathrm{A}[3: 0]$ and $\mathrm{D}[3: 0]$ when MODE went low are retained in memory. Until some other connectivity is set using the $4 \times 4$ control interface, the last dual $2 \times 2$ mode settings are stored in memory.

## $4 \times 4$ MODE

Pulling the MODE pin low puts the AD8156 in $4 \times 4$ mode. In this mode, the chip is controlled by the values stored in the onchip memory. This memory is organized as two banks of latches; the second bank controls the chip, and the first bank allows the next set of configuration data to be written while the chip is operating based on the second bank data. To write to the first bank of memory, the user sets data and address to the desired states and pulls $\overline{\mathrm{WE}}$ low. This writing process is repeated until all desired configuration data is stored in the first bank of latches, and then the chip configuration is simultaneously updated by pulling UPD low.

If desired for verification, the value of the second bank of latches can be read back by pulling $\overline{\mathrm{RE}}$ low. When $\overline{\mathrm{RE}}$ is low, Data Pin D3 to Data Pin D0 are driven by the chip. The timing of this operation is shown in Figure 5. Because the interface is entirely asynchronous, the only limitation on the timing of the read cycle is that each period must be a minimum of 15 ns .

## Connectivity Control

Connection between an output and an input is set by addressing a specific output and connecting it to an input. Each output has a disable bit. Table 10 shows how to set the crosspoint connectivity.

## Output Current Control

Output current is controlled by addressing a specific output and choosing the output current. The output current is equal to

```
2mA + (2 mA }\timesD[3:0]
```

For example, the default code for D [3:0] is b0111. Therefore, the output current level is $2 \mathrm{~mA}+(2 \mathrm{~mA} \times 7)=16 \mathrm{~mA}$. Table 11 and Table 13 show how to set the output current levels.

## Input Equalization Control

Input equalization is set per input lane. The equalization is set in $\sim 1.53 \mathrm{~dB}$ steps, from 0 dB to 23 dB of equalization at 3.125 GHz (roughly corresponding to a 6.25 Gbps bit rate). The amount of equalization is

$$
\operatorname{gain}(f)=\frac{D[3: 0]}{15} \times 40 \log _{10} \frac{f}{0.83 \mathrm{GHz}}
$$

A value of 0000 disables the equalizer, saving power.

## Global Setting

By writing to one of three broadcast addresses, the user can set all connectivity, output current, or input equalization settings to the same value. Broadcast addresses are controlled similarly to other control addresses. See Table 12, Table 13, and Table 14 for broadcast mode programming.

## DUAL $2 \times 2$ MODE

Pulling the MODE pin high puts the AD8156 in dual $2 \times 2$ mode. In this mode, the part is asynchronously controlled by the address and data pins, $\mathrm{A}[3: 0]$ and $\mathrm{D}[3: 0]$, respectively. In dual $2 \times 2$ mode, the switch is configured as two individual $2 \times 2$ switches, and each output can be individually disabled. OUT0 and OUT1 can be connected to either IN0 or IN1, and OUT2 and OUT3 can connect to either IN2 or IN3. There are no connectivity options in dual $2 \times 2$ mode to connect OUT0/OUT1 to IN2/IN3, or OUT2/OUT3 to IN0/IN1.
In dual $2 \times 2$ mode, input equalization and output level settings are not accessible. If these functions are needed, the user should program these functions in $4 \times 4$ mode and then return to dual $2 \times 2$ mode. Output swing and equalization settings are retained from $4 \times 4$ mode to dual $2 \times 2$ mode. Readback is not available in dual $2 \times 2$ mode.

## AD8156

When in dual $2 \times 2$ mode, the $\mathrm{A}[3: 0]$ and D [3:0] pins set the AD8156 configuration state when $\overline{\mathrm{CS}}$ is low. This configuration method allows the user to have multiple AD8156s share the control bus while each device has its own dedicated $\overline{\mathrm{CS}}$ control signal.


Figure 24. AD8156 in Dual $2 \times 2$ Mode

## INPUT EQUALIZATION

The AD8156 input equalization is an active scheme that is fully linear over all operating ranges. The useful range of equalization covers dc to 3.125 GHz frequencies or dc to 6.25 Gbps data rates. Other key features include:

- 15 steps of gain, linear in dB , programmable through the $4 \times 4$ control interface
- Gain has a 40 dB per decade slope
- Peak gain of 23 dB at $3.125 \mathrm{GHz}(\sim 6.25 \mathrm{Gbps})$
- Equalizes more than 40 " of typical FR4 backplane with associated connectors and vias at all speeds
- 0.10 UI p-p residual deterministic jitter typ @ 3.125 Gbps
- 0.15 UI p-p residual deterministic jitter typ @ 6.25 Gbps

As with all equalizers, the gain setting is the key. The ideal method of choosing the proper gain setting is to run the equalizer with the channel, and choose the setting with minimum jitter. If this process is not possible or is too time consuming for the number of channels required, the loss of the channel at 3.125 GHz should be measured. The best equalizer setting is usually 2 dB to 4 dB more than the loss at 3.125 GHz . Using the 40 dB slope of the equalizer gain, the gain at other frequencies can be calculated based on the peak gain at 3.125 GHz . The formula to use is

$$
\operatorname{gain}(f)=\frac{D[3: 0]}{15} \times 40 \log _{10} \frac{f}{0.83 \mathrm{GHz}}
$$

where $f$ is the fundamental frequency of the data, or the data rate divided by 2 (that is, $6.25 \mathrm{Gbps} \rightarrow f=3.125 \mathrm{GHz}$ ).
Performance of the equalizer is heavily dependent on the channel used. Operation at high speeds depends on features such as dielectric used (for example, FR4, Nelco3000, or Rogers), connector quality, via stub length, and routing geometry and topology.

## CONTROL INTERFACE DESCRIPTION

The control interface for the AD8156 consists of a set of address, data, and several control pins. All control pins are active low. The control interface is level sensitive.

## CONTROL PINS

All control pins on the chip are level-sensitive, not edge-triggered. The preferred programming method is to assert the data and address pins to their desired configuration, wait one control bit period, then pull $\overline{\mathrm{WE}}$ low to write to the first bank of registers. After one control bit period, $\overline{\mathrm{WE}}$ is pulled high. After an additional control bit period, the address and data pins can be set to their next values, and the cycle repeats. Using this method, each write takes three control bit periods.
After the first bank of registers is programmed, $\overline{\mathrm{UPD}}$ is pulled low, which transfers the data from the first bank of latches to the second bank of latches. When $\overline{\text { UPD }}$ is pulled low, the full chip updates, regardless of the status of the address, data, $\overline{\mathrm{WE}}$, or $\overline{\mathrm{RE}}$ pins.
Writing to the part while $\overline{\text { UPD }}$ is pulled low writes through the first bank of registers and into the second bank, immediately affecting the connectivity and output current of the part. It is recommended that the user write to the first bank with one data bit cycle, and subsequently activate the UPD pin low, because data and address pin skews presented to the part can lead to errors when writing through both banks simultaneously. If skews are properly controlled, a transparent write can allow a very quick change of states in $4 \times 4$ mode.

## $\overline{R S T}$ Pin

At any time, a reset pulse to $\overline{\mathrm{RST}}$ can be applied to the control interface to globally reset all first and second bank latches to their default values. The device has an internal power-on reset circuit, but it is recommended that $\overline{\mathrm{RST}}$ be held low during power-up. The default values for the chip include disabling all outputs, turning off equalization, and setting output current code to the default, b0111 ( 16 mA ). The default connection is the buffer state, or IN0 $\rightarrow$ OUT0, IN1 $\rightarrow$ OUT1, IN2 $\rightarrow$ OUT2, IN3 $\rightarrow$ OUT3;
all outputs are connected but disabled. $\overline{\mathrm{RST}}$ overrides all of the other control pins.

## $\overline{\mathrm{CS}}$ Pin

The chip select pin, an active low signal, facilitates multiple chip address decoding. All control signals, except the reset signal, are ignored when $\overline{\mathrm{CS}}$ is pulled high. The pin disables the control signals and does not affect operation of the chip. $\overline{\mathrm{CS}}$ does not power down any of the latches, preserving any data programmed in the latches.

## MODE Pin

The MODE pin sets the part in $4 \times 4$ mode or dual $2 \times 2$ mode. Pulling MODE low sets the part in $4 \times 4$ mode, and pulling MODE high sets the part in dual $2 \times 2$ mode. In dual $2 \times 2$ mode, the $\overline{\mathrm{WE}}, \overline{\mathrm{RE}}$, and $\overline{\mathrm{UPD}}$ pins are unused.

## $\overline{W E}$ Pin

This pin is the write enable to the first bank of registers. Forcing $\overline{\mathrm{WE}}$ to logic low allows the data on the $\mathrm{D}[3: 0]$ pins to be stored in the first bank of latches for the function specified by $\mathrm{A}[3: 0]$. The $\overline{\mathrm{WE}}$ pin must be returned to logic high state before changing the other pins after a write cycle to avoid overwriting the first bank data.

## $\overline{U P D}$ Pin

This pin is the write enable to the second bank of registers. Forcing UPD to logic low transfers the data stored in all first bank latches to the second bank latches, which is the active set of registers. The chip functions update during this operation.

## $\overline{\boldsymbol{R E}}$ Pin

This pin is the read enable for the second bank of registers. Forcing $\overline{\mathrm{RE}}$ to logic low enables the on-chip drivers to drive the bidirectional D [3:0] pins. The on-chip drivers are only intended to drive high impedance loads, so any external drivers of D [3:0] must be disabled when $\overline{\mathrm{RE}}$ is low.

Table 6. Basic Control Pin Functions

| $\overline{\mathbf{R S T}}$ | $\overline{\mathbf{C S}}$ | MODE | $\overline{\mathbf{W E}}$ | $\overline{\mathbf{R E}}$ | $\overline{\mathbf{U P D}}$ | Function |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | 1 | x | x | x | x | Control Interface Disabled. Prior settings are stored, and the chip is run based on the <br> configuration data stored (in $4 \times 4$ mode) or set (in dual $2 \times 2$ mode) previously. |
| 0 | x | x | x | x | x | Global Reset. Disables all outputs and equalizers. Output current code set to 0111 (16 mA). <br> 1 |
| 0 | 0 | 1 | 1 | 1 | $4 \times$ Mode. Address and data pins are ignored (values in the AD8156 memory control connectivity, <br> output current, and EQ setting). <br> 1 | 0 |
| 1 | 0 | 0 | 1 | 1 | Write Enable. Writes to the first bank of registers. |  |
| 1 | 0 | 0 | 1 | 0 | 1 | Readback Enable. Reads back data on D 3 [3:0] from the addressed latch (second bank of registers). <br> Global Update. Transfers data from first bank of registers to second bank of registers (active set). <br> Chip functions update. |
| 1 | 0 | 0 | 0 | x | 0 | Transparent Write. Writes and updates simultaneously through first bank to the second bank of <br> registers. Chip functions update. |
| 1 | 0 | 1 | x | x | x | Dual $2 \times 2$ Mode. Address and data pins asynchronously control the device. |

## AD8156

## ADDRESS PINS, A[3:0] INPUTS

The AD8156 feature sets can be set port by port or globally. $\mathrm{A}[3: 2]$ specify what is being programmed or read back when the part is being configured port by port. Connectivity, output current, equalization, or global programming features are chosen based on the values of $\mathrm{A}[3: 2]$. Similarly, $\mathrm{A}[1: 0]$ address the port that is being programmed or read back. In global programming, $\mathrm{A}[1: 0]$ serve a different function. Refer to Table 9 to Table 15 for programming examples.

## DATA PINS, D[3:0] INPUTS/OUTPUTS

In readback mode, the $\mathrm{D}[3: 0$ ] pins are low impedance outputs indicating the stored values in the memory to be read. The readback drivers are designed to drive high impedances only, so external drivers connected to D [3:0] must be disabled during readback mode.

## CONTROL INTERFACE LEVELS

The AD8156 control interface shares the data path supply pins, $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{EE}}$. The potential between the positive logic supply $\mathrm{V}_{\mathrm{CC}}$ and the negative supply $\mathrm{V}_{\mathrm{EE}}$ must be at least 3.0 V and no more than 3.7 V. Regardless of supply, the logic threshold is approximately one-half the supply range, allowing the interface to be used with most LVCMOS- and LVTTL-logic drivers.

Table 7. Dual $2 \times 2$ Mode Programming Table

| Address A[3:0] | Data D[3:0] |
| :--- | :--- |
| Input A3 to Input A0 enable Output 3 to Output 0, respectively. | Input D3 to Input D0 control the connectivity of Output 3 to Output 0, respectively. |
| $1=$ Enables the output (for all A[3:0] inputs) | $0=$ Input $2,1=\operatorname{Input} 3$ (for D2 and D3) |
| $0=$ Disables the output (for all A[3:0] inputs) | $0=\operatorname{Input} 0,1=\operatorname{Input} 1$ (for D0 and D1) |

Table $8.4 \times 4$ Mode Programming Table

| Mode | Address A[3:0] | Data D[3:0] |
| :---: | :---: | :---: |
| Write/Read Connectivity and Disable | 00 A1 A0 <br> A1 and A0 determine which output is being programmed. | 0 D2 D1 D0 <br> D1 and D0 determine which input is connected to which output; D2 determines the enabled/disabled state of that output, with D2 $=1$ (enable). When writing or reading, D3 is always 0 . |
| Write/Read Output Current Level | 01 A1 A0 <br> A1 and A0 determine which output is being programmed. | D3 D2 D1 D0 <br> D0 to D3 binarily program the output current level/voltage swing with the output current $=2 \mathrm{~mA}+(2 \mathrm{~mA} \times$ decimal ( $\mathrm{D}[3: 0])$ ). |
| Broadcast Connectivity/Disable | 1000 | 0 D2 D1 D0 <br> D1 and D0 determine which input is connected to all of the outputs. D2 determines the enabled/disabled state of all outputs with D2 $=1$ (enable). When writing or reading, D3 is always 0 . |
| Broadcast Output Current Level | 1001 | D3 D2 D1 D0 <br> D0 to D3 binarily program the output current level/voltage swing with the output current $=2 \mathrm{~mA}+(2 \mathrm{~mA} \times$ decimal ( $\mathrm{D}[3: 0])$ ). The value is written to all outputs. |
| Broadcast EQ Setting | 1011 | D3 D2 D1 D0 <br> Data inputs D0 to D3 set the input equalization level where: Gain(f) $=\mathrm{D}[3: 0] / 15 \times 40 \log _{10}(f / 0.83 \mathrm{GHz})$. |
| Program EQ Setting | $11 \mathrm{~A} 1 \mathrm{A0}$ <br> A1 and A0 determine which input is being programmed. | D3 D2 D1 D0 <br> D0 to D3 set the input equalization level, where: <br> Gain $(\mathrm{f})=\mathrm{D}[3: 0] / 15 \times 40 \log _{10}(\mathrm{f} / 0.83 \mathrm{GHz})$. |

## PROGRAMMING EXAMPLES



Figure 25. Sample Timing Diagram for $4 \times 4$ Mode Programming Examples

## DUAL $2 \times 2$ MODE (MODE PIN = 1) PROGRAMMING EXAMPLES

Table 9. Dual $2 \times 2$ Mode Programming

| Address Pins |  |  |  | Data Pins |  |  |  | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A3 | A2 | A1 | A0 | D3 | D2 | D1 | D0 |  |
| 1 | 0 | 0 | 0 | 0 | x | x | x | A[3] $=1$ enables OUT3. $\mathrm{D}[3]=0$ connects IN 2 to OUT3. |
| 1 | 0 | 0 | 0 | 1 | x | x | x | $\mathrm{A}[3]=1$ enables OUT3. $\mathrm{D}[3]=1$ connects IN3 to OUT3. |
| 1 | 1 | 0 | 0 | 0 | 0 | x | x | $\mathrm{A}[3: 2]=\mathrm{b} 11$ enables OUT2 and OUT3. D[3:2] = b00 connects IN2 to both OUT2 and OUT3. |
| 1 | 1 | 0 | 0 | 1 | 0 | x | x | A[3:2] = b11 enables OUT2 and OUT3. D[3:2] = b10 connects IN2 to OUT2 and connects IN3 to OUT3. |
| 0 | 0 | 1 | 0 | x | x | 0 | x | $\mathrm{A}[1]=1$ enables OUT1. $\mathrm{D}[1]=0$ connects IN0 to OUT1. |
| 0 | 0 | 1 | 1 | x | x | 1 | 1 | $\mathrm{D}[1: 0]=\mathrm{b} 11$ enables OUT0 and OUT1. $\mathrm{D}[1: 0]=\mathrm{b} 11$ connects IN1 to both OUT0 and OUT1. |
| 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | $\mathrm{A}[3: 0]=$ b1111 enables all outputs. $\mathrm{D}[3: 0]=$ b0101 connects IN2 to OUT3, IN3 to OUT2, IN0 to OUT1, IN1 to OUT0. |

## $4 \times 4$ MODE (MODE PIN = 0) PROGRAMMING EXAMPLES

Table 10. Connectivity Programming, A [3:2] = b00

| Address Pins |  |  |  | Data Pins |  |  |  | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A3 | A2 | A1 | A0 | D3 | D2 | D1 | D0 |  |
| 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | $\mathrm{A}[1: 0]=0$ selects OUT0. $\mathrm{D} 2=1$ enables OUT0. D[1:0] $=0$ connects IN0 to OUT0. |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $\mathrm{A}[1: 0]=0$ selects OUTO. D2 $=0$ disables OUTO. D[1:0] $=0$ connects IN0 to OUTO. |
| 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | $\mathrm{A} 1: 0]=\mathrm{b} 10$ selects OUT2. D2 $=1$ enables OUT2. D $1: 0]=\mathrm{b} 01$ connects IN1 to OUT2. |
| 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | $\mathrm{A} 11: 0]=\mathrm{b} 11$ selects OUT3. D2 $=1$ enables OUT3. D $11: 0]=$ b00 connects IN0 to OUT3. |

Table 11. Output Level Programming, A[3:2] = b01

| Address Pins |  |  |  | Data Pins |  |  |  | Description (Output Current $=\mathbf{2 m A}+(\mathbf{2 m A} \times \mathrm{D}$ [3:0]) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A3 | A2 | A1 | A0 | D3 | D2 | D1 | D0 |  |
| 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | $\mathrm{A}[1: 0]=0$ selects OUT0. D[3:0] $=$ b0100 sets OUT0 current to $2 \mathrm{~mA}+(2 \mathrm{~mA} \times 4)=10 \mathrm{~mA}$. |
| 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | $\mathrm{A}[1: 0]=0$ selects OUT0. D[3:0] = b1000 sets OUT0 current to $2 \mathrm{~mA}+(2 \mathrm{~mA} \times 8)=18 \mathrm{~mA}$. |
| 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | $\mathrm{A}[1: 0]=\mathrm{b} 10$ selects OUT2. D[3:0] $=\mathrm{b} 1101$ sets OUT2 current to $2 \mathrm{~mA}+(2 \mathrm{~mA} \times 13)=28 \mathrm{~mA}$. |
| 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | $\mathrm{A}[1: 0]=\mathrm{b} 11$ selects OUT3. $\mathrm{D}[3: 0]=\mathrm{b} 0000$ sets OUT3 current to $2 \mathrm{~mA}+(2 \mathrm{~mA} \times 0)=2 \mathrm{~mA}$. |

## AD8156

Table 12. Broadcast Connectivity Programming, $\mathrm{A}[3: 0]=\mathrm{b} 1000$

| Address Pins |  |  |  | Data Pins |  |  |  | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A3 | A2 | A1 | A0 | D3 | D2 | D1 | D0 |  |
| 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | D2 $=1$ enables all outputs. D[1:0] = b00 connects IN0 to all outputs. |
| 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | $\mathrm{D} 2=1$ enables all outputs. D [1:0] $=$ b11 connects IN 3 to all outputs. |
| 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | D2 $=0$ disables all outputs. $\mathrm{D}[1: 0]=\mathrm{b} 10$ connects $\operatorname{IN} 2$ to all outputs, but all outputs are disabled. |

Table 13. Broadcast Output Level Programming, A[3:0] = b1001

| Address Pins |  |  |  | Data Pins |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| A3 | A2 | A1 | A0 | D3 | D2 | D1 | D0 | Description (Output Current $=\mathbf{2} \mathbf{~ m A}+(\mathbf{2} \mathbf{~ m A} \times \mathbf{D}[\mathbf{3 : 0} \mathbf{0})$ |
| 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | $\mathrm{D}[3: 0]=\mathrm{b} 0100$ sets current of all outputs to $2 \mathrm{~mA}+(2 \mathrm{~mA} \times 4)=10 \mathrm{~mA}$. |
| 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | $\mathrm{D}[3: 0]=\mathrm{b} 1101$ sets current of all outputs to $2 \mathrm{~mA}+(2 \mathrm{~mA} \times 13)=28 \mathrm{~mA}$. |
| 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | $\mathrm{D}[3: 0]=\mathrm{b} 0000$ sets current of all outputs to $2 \mathrm{~mA}+(2 \mathrm{~mA} \times 0)=2 \mathrm{~mA}$. |

Table 14. Broadcast Equalization (EQ) Programming, A[3:0] = b1011

| Address Pins |  |  |  | Data Pins |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| A3 | A2 | A1 | A0 | D3 | D2 | D1 | D0 | Description $\left(\mathbf{G a i n}(\mathbf{f})=\mathbf{D}\left[\mathbf{3 : 0} \mathbf{0} / \mathbf{1 5} \times \mathbf{4 0} \boldsymbol{l o g}_{10}(\mathbf{f} / \mathbf{0 . 8 3} \mathbf{~ G H z})\right)\right.$, assume $\mathbf{f}=\mathbf{2 . 2 5} \mathbf{~ G H z}$ |
| 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | $\mathrm{D}[3: 0]=\mathrm{b} 0100$ sets all input $\mathrm{EQ}=\left(4 / 15 \times 40 \log _{10}(2.25 \mathrm{GHz} / 0.83 \mathrm{GHz})\right)=4.6 \mathrm{~dB}$. |
| 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | $\mathrm{D}[3: 0]=\mathrm{b} 1101$ sets all input $\mathrm{EQ}=\left(13 / 15 \times 40 \log _{10}(2.25 \mathrm{GHz} / 0.83 \mathrm{GHz})\right)=14.95 \mathrm{~dB}$. |
| 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | $\mathrm{D}[3: 0]=$ b0000 sets all input $\mathrm{EQ}=\left(0 / 15 \times 40 \log _{10}(2.25 \mathrm{GHz} / 0.83 \mathrm{GHz})\right)=0 \mathrm{~dB}$. |

Table 15. Individual Input EQ Programming, A[3:2] = b11

| Address Pins |  |  |  | Data Pins |  |  |  | Description (Gain(f) = D[3:0]/15 $\times$ 40log $_{10}(\mathbf{f} / \mathbf{0 . 8 3} \mathbf{G H z})$ ), assume $\mathrm{f}=\mathbf{2 . 2 5 ~ G H z}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A3 | A2 | A1 | A0 | D3 | D2 | D1 | D0 |  |
| 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | $\begin{aligned} & \mathrm{A}[1: 0]=\text { b00 selects } \mathrm{INO} . \\ & \mathrm{D}[3: 0]=\mathrm{b} 0100 \text { sets } \mathrm{EQ}=\left(4 / 15 \times 40 \log _{10}(2.25 \mathrm{GHz} / 0.83 \mathrm{GHz})\right)=4.6 \mathrm{~dB} . \end{aligned}$ |
| 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | $\begin{aligned} & \mathrm{A}[1: 0]=\text { b01 selects } \mathrm{IN} 1 . \\ & \mathrm{D}[3: 0]=\mathrm{b} 1101 \text { sets } \mathrm{EQ}=\left(13 / 15 \times 40 \log _{10}(2.25 \mathrm{GHz} / 0.83 \mathrm{GHz})\right)=14.95 \mathrm{~dB} . \end{aligned}$ |
| 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | $\mathrm{A}[1: 0]=\mathrm{b} 10$ selects $\operatorname{IN} 2$. <br> $\mathrm{D}[3: 0]=\mathrm{b} 1111$ sets $\mathrm{EQ}=\left(15 / 15 \times 40 \log _{10}(2.25 \mathrm{GHz} / 0.83 \mathrm{GHz})\right)=17.25 \mathrm{~dB}$. |
| 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | $\begin{aligned} & \mathrm{A}[1: 0]=\mathrm{b} 11 \text { selects } \mathrm{IN} 3 . \\ & \mathrm{D}[3: 0]=\mathrm{b} 0000 \text { sets } \mathrm{EQ}=\left(0 / 15 \times 40 \log _{10}(2.25 \mathrm{GHz} / 0.83 \mathrm{GHz})\right)=0 \mathrm{~dB} . \end{aligned}$ |

## OUTLINE DIMENSIONS


*COMPLIANT WITH JEDEC STANDARDS MO-192-ABB-1 WITH EXCEPTION TO PACKAGE HEIGHT AND THICKNESS.

Figure 26. 49-Ball Chip Scale Package Ball Grid Array [CSP_BGA] (BC-49-3)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| AD8156ABCZ ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $49-$ Ball Chip Scale Package Ball Grid Array [CSP_BGA] <br> AD8156-EVALZ |  |

[^0]
## AD8156

## NOTES


[^0]:    ${ }^{1} Z=$ RoHS Compliant Part.

